蚊子喜欢叮什么样的人| 打狂犬疫苗挂什么科| 小孩多动症是什么原因引起的| 言字旁的字和什么有关| 宝藏是什么意思| 什么是口交| 涤是什么面料| 缺钾是什么原因引起的| 狗肉和什么一起炖最佳| 九月3日是什么日子| 外阴病变有什么症状| 红景天是什么药| 04年是什么生肖| 2月3日什么星座| 吃雪燕有什么好处| 艺五行属什么| 意大利面是用什么做的| 拉美人是什么人种| 情愫什么意思| 胃轻度肠化是什么意思| 长孙皇后叫什么名字| 松花蛋不能和什么一起吃| 催乳素过高会有什么严重的后果| 男孩什么时辰出生最好| 4.14是什么星座| 什么是理疗| 想一出是一出什么意思| 双鱼座是什么性格| 557是什么意思| 无厘头是什么意思| 支配是什么意思| 达泊西汀是什么药| 血糖挂什么科| 本是什么生肖| 肝气不舒有什么症状| 肾阴虚火旺吃什么药| 为什么晚上不能晾衣服| 整夜做梦是什么原因| 什么动物最安静| 尿酸高要注意什么饮食| 什么是活检| 什么情况下血压会升高| 6月23日是什么日子| 中药吃多了对人体有什么伤害| 公鸭嗓是什么声音| 脖子落枕贴什么膏药| 家里进蛇有什么预兆| dhea是什么| csco是什么意思| 经期是什么意思| 耳鸣是什么原因引起的| 金利来属于什么档次| 吃钙片有什么好处| 尾椎骨疼痛是什么原因| 今年阴历是什么年| 鼻息肉长什么样子图片| 带状疱疹是什么病| 下午5点半是什么时辰| 一个鸟一个衣是什么字| 尿血吃什么药| 乙肝有什么危害| 脓血症是什么病严重吗| tpo是什么意思| 为什么喜欢你| 开小灶是什么意思| 脉数是什么意思| 视觉感受器是什么| 宝宝吃的益生菌什么牌子好| 脸上痒是什么原因| 经产妇是什么意思| blanc什么意思| 什么叫自私的人| 头晕目眩是什么原因| 标本是什么意思| 讨厌是什么意思| 多囊卵巢综合征吃什么药| 青霉素过敏可以吃什么消炎药| 胎盘低是什么原因造成的| 一直想大便是什么原因| 上海有什么玩的| 更是什么结构的字| 黑色五行属什么| 天梭属于什么档次| 10月21号是什么星座| 人参是什么参| hp检查是什么| 一意孤行是什么意思| 乳腺彩超挂什么科| 人生有什么意义| 志司是什么意思| 秉承是什么意思| 中暑喝什么药| 北京市长是什么级别| 并是什么意思| 4像什么| 青春永驻是什么意思| 口腔溃疡是什么原因造成的| 属狗适合佩戴什么饰品| 小燕子的尾巴像什么| 肝火旺吃什么降火最快| 615是什么星座| 707是什么意思| 布洛芬吃多了有什么后果| 淋巴细胞百分比高是什么原因| hv是什么意思| 仰卧起坐有什么好处| carrera手表什么牌子| candies什么意思| 中耳炎吃什么药最有效| pcp是什么意思| 中巴友谊为什么这么好| 有心火是什么症状| 左侧附件区囊性占位是什么意思| 蒟蒻是什么意思| 灵芝什么人不能吃| 塔塔粉是什么粉| 盗墓笔记讲了什么| fila是什么牌子| 名分是什么意思| 瓜子脸适合什么眼镜| 梦到自己快要死了是什么意思| 过敏性咳嗽吃什么药好| 喝牛奶有什么好处| 黄皮不能和什么一起吃| 磁共振和ct有什么区别| 乳酸杆菌大量是什么意思| 自我安慰是什么意思| 7月10号是什么星座| 兰若是什么意思| 网易是干什么的| 芭菲是什么| 隐喻的意思是什么| 熹字五行属什么| 嗡阿吽是什么意思| 属鼠适合佩戴什么饰品| 月亮五行属什么| rh阴性血是什么血型| 心路历程是什么意思| 仪态万方是什么意思| 亲密是什么意思| 猫字五行属什么| 血脂高吃什么能降下来| 什么叫早搏| 仿制药是什么意思| 非诚勿扰是什么意思| 胎位左枕前是什么意思| 偶发室性早搏是什么意思| 今年什么时候暑伏| 讨厌是什么意思| 赛治是什么药| 什么是苔藓皮肤病| 夜未央是什么意思| 不可抗力是什么意思| 中国文字博大精深什么意思| 五年存活率是什么意思| 结婚55周年是什么婚| 登革热是什么病| 孕妇做春梦是什么意思| 一直干呕是什么原因| 农历六月初七是什么星座| 白细胞低吃什么药可以增加白细胞| 紫米和黑米有什么区别| 兵马俑在什么地方| 同型半胱氨酸高挂什么科| 肉芽是什么| 古代上元节是什么节日| mv是什么单位| 血脂高吃什么食物最好| 属虎男和什么属相最配| 服装属于五行什么行业| 疏风解表的意思是什么| 梦见把蛇打死了是什么意思| 新生儿黄疸高有什么危害| 沙棘有什么功效| 为什么打喷嚏| 发炎是什么原因引起的| 二月是什么星座| 痔疮吃什么消炎药好得快| 鸭肉不能和什么一起吃| 锌过量会引发什么症状| 男生什么时候会有生理反应| pap是什么意思| 社交恐惧是什么| 堪称什么意思| 沙和尚是什么妖怪| 上热下寒吃什么食物好| 吃b族维生素有什么好处| dave是什么意思| stella是什么意思| 暗的反义词是什么| 视网膜脱落有什么症状| 一直咳嗽是什么原因| 安五行属什么| 什么病不能吃绿豆| 白衬衫太透里面穿什么| 张家界为什么叫张家界| ards是什么病的简称| 长生殿讲的是什么故事| 二月十九是什么星座| 小鸡啄米什么意思| 发热出汗是什么原因| 裹粉是什么粉| 低钾血症是什么病| 芍药什么时候开花| 发烧为什么不能吃鸡蛋| 金牛男喜欢什么类型的女生| 公开遴选公务员是什么意思| 神采奕奕是什么意思| 三唑酮主治什么病害| 骨折一个月能恢复到什么程度| 什么是动态心电图| 海虾不能和什么一起吃| 麻油是什么油| 翩翩起舞是什么意思| 表情是什么意思| nsfw什么意思| 韵五行属什么| 惠什么意思| hpv是什么意思啊| 感染了hpv有什么症状| 什么是骨质增生| 不管事是什么意思| 白带像豆腐渣用什么药| 虎视眈眈是什么意思| 1989年属什么的| 上梁是什么意思| 为什么一到晚上就咳嗽| 失眠可以吃什么药| 智商什么意思| 耳朵痒是什么原因| 鸡眼用什么药| 老鼠和什么属相最配对| 咖啡喝了有什么好处| 放低姿态是什么意思| 什么是真爱| 牙齿痛吃什么消炎药| 口疮是什么原因引起的| 什么的小姑娘| 心慌是什么症状| 肝炎五项检查是什么| 肝胆相照什么意思| 平常吃什么补肾| 怀孕养猫对胎儿有什么影响| 什么动物没有耳朵| 印度的全称是什么| 怀孕初期吃什么对胎儿发育好| 心魔是什么意思| 月经期间能吃什么水果| 鼻塞流清鼻涕吃什么药| 潍坊有什么好玩的| kg什么意思| bpo是什么意思啊| 龙头龟身是什么神兽| 什么时候种胡萝卜最好| 梦到钓鱼是什么意思| 剁椒鱼头是什么菜系| 打嗝不停是什么原因| 肠胃挂什么科| 尿蛋白三个加号吃什么药| 白泽长什么样| 什么猫最贵| sunnyday是什么意思| 十羊九不全是什么意思| 甲状腺功能亢进症是什么病| 百度Jump to content

2017海南三亚市公安消防支队招聘政府专职消防队员3

From Wikipedia, the free encyclopedia
百度 其中气温对于樱花花期的影响较为明显,若开花期间气温持续较高,则会加速樱花开放和凋谢的过程,如果开花期间遇上较低气温,反倒会成为樱花的“保鲜剂”,有利于延长花期。

A tray of application-specific integrated circuit (ASIC) chips
A packet processing ASIC inside an Ethernet switch

An application-specific integrated circuit (ASIC /?e?s?k/) is an integrated circuit (IC) chip customized for a particular use, rather than intended for general-purpose use, such as a chip designed to run in a digital voice recorder or a high-efficiency video codec.[1] Application-specific standard product chips are intermediate between ASICs and industry standard integrated circuits like the 7400 series or the 4000 series.[2] ASIC chips are typically fabricated using metal–oxide–semiconductor (MOS) technology, as MOS integrated circuit chips.[3]

As feature sizes have shrunk and chip design tools improved over the years, the maximum complexity (and hence functionality) possible in an ASIC has grown from 5,000 logic gates to over 100 million. Modern ASICs often include entire microprocessors, memory blocks including ROM, RAM, EEPROM, flash memory and other large building blocks. Such an ASIC is often termed a SoC (system-on-chip). Designers of digital ASICs often use a hardware description language (HDL), such as Verilog or VHDL, to describe the functionality of ASICs.[2]

Field-programmable gate arrays (FPGA) are the modern-day technology improvement on breadboards, meaning that they are not made to be application-specific as opposed to ASICs. Programmable logic blocks and programmable interconnects allow the same FPGA to be used in many different applications. For smaller designs or lower production volumes, FPGAs may be more cost-effective than an ASIC design, even in production. The non-recurring engineering (NRE) cost of an ASIC can run into the millions of dollars. Therefore, device manufacturers typically prefer FPGAs for prototyping and devices with low production volume and ASICs for very large production volumes where NRE costs can be amortized across many devices.[4]

History

[edit]

Early ASICs used gate array technology. By 1967, Ferranti and Interdesign were manufacturing early bipolar gate arrays. In 1967, Fairchild Semiconductor introduced the Micromatrix family of bipolar diode–transistor logic (DTL) and transistor–transistor logic (TTL) arrays.[3]

Complementary metal–oxide–semiconductor (CMOS) technology opened the door to the broad commercialization of gate arrays. The first CMOS gate arrays were developed by Robert Lipp,[5][6] in 1974 for International Microcircuits, Inc. (IMI).[3]

Metal–oxide–semiconductor (MOS) standard-cell technology was introduced by Fairchild and Motorola, under the trade names Micromosaic and Polycell, in the 1970s. This technology was later successfully commercialized by VLSI Technology (founded 1979) and LSI Logic (1981).[3]

A successful commercial application of gate array circuitry was found in the low-end 8-bit ZX81 and ZX Spectrum personal computers, introduced in 1981 and 1982. These were used by Sinclair Research (UK) essentially as a low-cost I/O solution aimed at handling the computer's graphics.

Customization occurred by varying a metal interconnect mask. Gate arrays had complexities of up to a few thousand gates; this is now called mid-scale integration. Later versions became more generalized, with different base dies customized by both metal and polysilicon layers. Some base dies also include random-access memory (RAM) elements.

Standard-cell designs

[edit]

In the mid-1980s, a designer would choose an ASIC manufacturer and implement their design using the design tools available from the manufacturer. While third-party design tools were available, there was not an effective link from the third-party design tools to the layout and actual semiconductor process performance characteristics of the various ASIC manufacturers. Most designers used factory-specific tools to complete the implementation of their designs. A solution to this problem, which also yielded a much higher density device, was the implementation of standard cells.[7] Every ASIC manufacturer could create functional blocks with known electrical characteristics, such as propagation delay, capacitance and inductance, that could also be represented in third-party tools. Standard-cell design is the utilization of these functional blocks to achieve very high gate density and good electrical performance. Standard-cell design is intermediate between § Gate-array and semi-custom design and § Full-custom design in terms of its non-recurring engineering and recurring component costs as well as performance and speed of development (including time to market).

By the late 1990s, logic synthesis tools became available. Such tools could compile HDL descriptions into a gate-level netlist. Standard-cell integrated circuits (ICs) are designed in the following conceptual stages referred to as electronics design flow, although these stages overlap significantly in practice:

  1. Requirements engineering: A team of design engineers starts with a non-formal understanding of the required functions for a new ASIC, usually derived from requirements analysis.
  2. Register-transfer level (RTL) design: The design team constructs a description of an ASIC to achieve these goals using a hardware description language. This process is similar to writing a computer program in a high-level language.
  3. Functional verification: Suitability for purpose is verified by functional verification. This may include such techniques as logic simulation through test benches, formal verification, emulation, or creating and evaluating an equivalent pure software model, as in Simics. Each verification technique has advantages and disadvantages, and most often several methods are used together for ASIC verification. Unlike most FPGAs, ASICs cannot be reprogrammed once fabricated and therefore ASIC designs that are not completely correct are much more costly, increasing the need for full test coverage.
  4. Logic synthesis: Logic synthesis transforms the RTL design into a large collection called of lower-level constructs called standard cells. These constructs are taken from a standard-cell library consisting of pre-characterized collections of logic gates performing specific functions. The standard cells are typically specific to the planned manufacturer of the ASIC. The resulting collection of standard cells and the needed electrical connections between them is called a gate-level netlist.
  5. Placement: The gate-level netlist is next processed by a placement tool which places the standard cells onto a region of an integrated circuit die representing the final ASIC. The placement tool attempts to find an optimized placement of the standard cells, subject to a variety of specified constraints.
  6. Routing: An electronics routing tool takes the physical placement of the standard cells and uses the netlist to create the electrical connections between them. Since the search space is large, this process will produce a "sufficient" rather than "globally optimal" solution. The output is a file which can be used to create a set of photomasks enabling a semiconductor fabrication facility, commonly called a "fab" or "foundry" to manufacture physical integrated circuits. Placement and routing are closely interrelated and are collectively called place and route in electronics design.
  7. Sign-off: Given the final layout, circuit extraction computes the parasitic resistances and capacitances. In the case of a digital circuit, this will then be further mapped into delay information from which the circuit performance can be estimated, usually by static timing analysis. This, and other final tests such as design rule checking and power analysis collectively called signoff are intended to ensure that the device will function correctly over all extremes of the process, voltage and temperature. When this testing is complete the photomask information is released for chip fabrication.

These steps, implemented with a level of skill common in the industry, almost always produce a final device that correctly implements the original design, unless flaws are later introduced by the physical fabrication process.[8]

The design steps also called design flow, are also common to standard product design. The significant difference is that standard-cell design uses the manufacturer's cell libraries that have been used in potentially hundreds of other design implementations and therefore are of much lower risk than a full custom design. Standard cells produce a design density that is cost-effective, and they can also integrate IP cores and static random-access memory (SRAM) effectively, unlike gate arrays.

Gate-array and semi-custom design

[edit]
Microscope photograph of a gate-array ASIC showing the predefined logic cells and custom interconnections. This particular design uses less than 20% of available logic gates.

Gate array design is a manufacturing method in which diffused layers,[9] each consisting of transistors and other active devices, are predefined and electronics wafers containing such devices are "held in stock" or unconnected prior to the metallization stage of the fabrication process. The physical design process defines the interconnections of these layers for the final device. For most ASIC manufacturers, this consists of between two and nine metal layers with each layer running perpendicular to the one below it. Non-recurring engineering costs are much lower than full custom designs, as photolithographic masks are required only for the metal layers. Production cycles are much shorter, as metallization is a comparatively quick process; thereby accelerating time to market.

Gate-array ASICs are always a compromise between rapid design and performance as mapping a given design onto what a manufacturer held as a stock wafer never gives 100% circuit utilization. Often difficulties in routing the interconnect require migration onto a larger array device with a consequent increase in the piece part price. These difficulties are often a result of the layout EDA software used to develop the interconnect.

Pure, logic-only gate-array design is rarely implemented by circuit designers today, having been almost entirely replaced by field-programmable devices. The most prominent of such devices are field-programmable gate arrays (FPGAs) which can be programmed by the user and thus offer minimal tooling charges, non-recurring engineering, only marginally increased piece part cost, and comparable performance.

Today, gate arrays are evolving into structured ASICs that consist of a large IP core like a CPU, digital signal processor units, peripherals, standard interfaces, integrated memories, SRAM, and a block of reconfigurable, uncommitted logic. This shift is largely because ASIC devices are capable of integrating large blocks of system functionality, and systems on a chip (SoCs) require glue logic, communications subsystems (such as networks on chip), peripherals, and other components rather than only functional units and basic interconnection.

In their frequent usages in the field, the terms "gate array" and "semi-custom" are synonymous when referring to ASICs. Process engineers more commonly use the term "semi-custom", while "gate-array" is more commonly used by logic (or gate-level) designers.

Full-custom design

[edit]
Microscope photograph of custom ASIC (486 chipset) showing gate-based design on top and custom circuitry on bottom

By contrast, full-custom ASIC design defines all the photolithographic layers of the device.[7] Full-custom design is used for both ASIC design and for standard product design.

The benefits of full-custom design include reduced area (and therefore recurring component cost), performance improvements, and also the ability to integrate analog components and other pre-designed—and thus fully verified—components, such as microprocessor cores, that form a system on a chip.

The disadvantages of full-custom design can include increased manufacturing and design time, increased non-recurring engineering costs, more complexity in the computer-aided design (CAD) and electronic design automation systems, and a much higher skill requirement on the part of the design team.

For digital-only designs, however, "standard-cell" cell libraries, together with modern CAD systems, can offer considerable performance/cost benefits with low risk. Automated layout tools are quick and easy to use and also offer the possibility to "hand-tweak" or manually optimize any performance-limiting aspect of the design.

This is designed by using basic logic gates, circuits or layout specially for a design.

Structured design

[edit]

Structured ASIC design (also referred to as "platform ASIC design") is a relatively new trend in the semiconductor industry, resulting in some variation in its definition. However, the basic premise of a structured ASIC is that both manufacturing cycle time and design cycle time are reduced compared to cell-based ASIC, by virtue of there being pre-defined metal layers (thus reducing manufacturing time) and pre-characterization of what is on the silicon (thus reducing design cycle time).

Definition from Foundations of Embedded Systems states that:[10]

In a "structured ASIC" design, the logic mask-layers of a device are predefined by the ASIC vendor (or in some cases by a third party). Design differentiation and customization is achieved by creating custom metal layers that create custom connections between predefined lower-layer logic elements. "Structured ASIC" technology is seen as bridging the gap between field-programmable gate arrays and "standard-cell" ASIC designs. Because only a small number of chip layers must be custom-produced, "structured ASIC" designs have much smaller non-recurring expenditures (NRE) than "standard-cell" or "full-custom" chips, which require that a full mask set be produced for every design.

—?Foundations of Embedded Systems

This is effectively the same definition as a gate array. What distinguishes a structured ASIC from a gate array is that in a gate array, the predefined metal layers serve to make manufacturing turnaround faster. In a structured ASIC, the use of predefined metallization is primarily to reduce cost of the mask sets as well as making the design cycle time significantly shorter.

For example, in a cell-based or gate-array design the user must often design power, clock, and test structures themselves. By contrast, these are predefined in most structured ASICs and therefore can save time and expense for the designer compared to gate-array based designs. Likewise, the design tools used for structured ASIC can be substantially lower cost and easier (faster) to use than cell-based tools, because they do not have to perform all the functions that cell-based tools do. In some cases, the structured ASIC vendor requires customized tools for their device (e.g., custom physical synthesis) be used, also allowing for the design to be brought into manufacturing more quickly.

Cell libraries, IP-based design, hard and soft macros

[edit]

Cell libraries of logical primitives are usually provided by the device manufacturer as part of the service. Although they will incur no additional cost, their release will be covered by the terms of a non-disclosure agreement (NDA) and they will be regarded as intellectual property by the manufacturer. Usually, their physical design will be pre-defined so they could be termed "hard macros".

What most engineers understand as "intellectual property" are IP cores, designs purchased from a third-party as sub-components of a larger ASIC. They may be provided in the form of a hardware description language (often termed a "soft macro"), or as a fully routed design that could be printed directly onto an ASIC's mask (often termed a "hard macro"). Many organizations now sell such pre-designed cores – CPUs, Ethernet, USB or telephone interfaces – and larger organizations may have an entire department or division to produce cores for the rest of the organization. The company ARM only sells IP cores, making it a fabless manufacturer.

Indeed, the wide range of functions now available in structured ASIC design is a result of the phenomenal improvement in electronics in the late 1990s and early 2000s; as a core takes a lot of time and investment to create, its re-use and further development cuts product cycle times dramatically and creates better products. Additionally, open-source hardware organizations such as OpenCores are collecting free IP cores, paralleling the open-source software movement in hardware design.

Soft macros are often process-independent (i.e. they can be fabricated on a wide range of manufacturing processes and different manufacturers). Hard macros are process-limited and usually further design effort must be invested to migrate (port) to a different process or manufacturer.

Multi-project wafers

[edit]

Some manufacturers and IC design houses offer multi-project wafer service (MPW) as a method of obtaining low cost prototypes. Often called shuttles, these MPWs, containing several designs, run at regular, scheduled intervals on a "cut and go" basis, usually with limited liability on the part of the manufacturer. The contract involves delivery of bare dies or the assembly and packaging of a handful of devices. The service usually involves the supply of a physical design database (i.e. masking information or pattern generation (PG) tape). The manufacturer is often referred to as a "silicon foundry" due to the low involvement it has in the process.

Application-specific standard product

[edit]
Renesas M66591GP: USB2.0 Peripheral Controller

An application-specific standard product or ASSP is an integrated circuit that implements a specific function that appeals to a wide market. As opposed to ASICs that combine a collection of functions and are designed by or for one customer, ASSPs are available as off-the-shelf components. ASSPs are used in all industries, from automotive to communications.[11]

For example, two ICs that might or might not be considered ASICs are a controller chip for a PC and a chip for a modem. Both of these examples are specific to an application (which is typical of an ASIC) but are sold to many different system vendors (which is typical of standard parts). ASICs such as these are sometimes called application-specific standard products (ASSPs).

Examples of ASSPs are encoding/decoding chip, Ethernet network interface controller chip and flash memory controller chip.[12]

See also

[edit]

References

[edit]
  1. ^ Golshan, Khosrow (2007). Physical Design Essentials: An ASIC Design Implementation Perspective. Boston, MA: Springer. ISBN 978-0-387-36642-5.
  2. ^ a b Barr, Keith (2007). ASIC Design in the Silicon Sandbox: A Complete Guide to Building Mixed-signal Integrated Circuits. New York: McGraw-Hill. ISBN 978-0-07-148161-8. OCLC 76935560.
  3. ^ a b c d "1967: Application Specific Integrated Circuits employ Computer-Aided Design". The Silicon Engine. Computer History Museum. Retrieved 9 November 2019.
  4. ^ Kriegbaum, Jeff (13 September 2004). "FPGA's vs. ASIC's". EE Times.
  5. ^ Lipp, Bob oral history. Computer History Museum. 14 February 2017. Retrieved 28 January 2018. {{cite book}}: |website= ignored (help)
  6. ^ "People". The Silicon Engine. Computer History Museum. Retrieved 28 January 2018.
  7. ^ a b Smith, Michael John Sebastian (1997). Application-Specific Integrated Circuits. Addison-Wesley Professional. ISBN 978-0-201-50022-6.
  8. ^ Hurley, Jaden Mclean & Carmen. (2019). Logic Design. EDTECH. ISBN 978-1-83947-319-7. OCLC 1132366891.
  9. ^ Grierson, J. R. (July 1983). "The Use of Gate Arrays in Telecommunications". British Telecommunications Engineering. 2 (2): 78–80. ISSN 0262-401X. Retrieved 26 February 2021. In the UK, Ferranti, with their bipolar collector diffused isolation (CDI) arrays, pioneered the commercial use of gate arrays and for many years this was by far the most widely used technology.
  10. ^ Barkalov, Alexander; Titarenko, Larysa; Mazurkiewicz, Ma?gorzata (2019). Foundations of Embedded Systems. Studies in Systems, Decision and Control. Vol. 195. Cham: Springer International Publishing. doi:10.1007/978-3-030-11961-4. ISBN 9783030119607. S2CID 86596100.
  11. ^ Maxfield, Max (23 June 2014). "ASIC, ASSP, SoC, FPGA – What's the Difference?". EE Times. Retrieved 2 February 2025.
  12. ^ "EP501: NAND Flash Controller". Lattice Semiconductor. Archived from the original on 18 April 2024. Retrieved 8 May 2025.

Sources

[edit]
[edit]
衔接班是什么意思 吃菌子不能吃什么 蛆是什么 魂牵梦萦的意思是什么 核能是什么
流云是什么意思 脾虚湿气重吃什么 纸是什么生肖 身上痒是什么原因引起的 oink是什么意思
眉头长痘痘什么原因 鱼平念什么 巴适是什么意思 气山读什么 冲锋衣是什么意思
吃瓜什么意思 植发用什么头发 gg是什么意思 左耳耳鸣是什么原因 xl代表什么尺码
地藏菩萨求什么最灵hcv8jop3ns2r.cn 多汗是什么原因mmeoe.com 丘比特是什么意思gangsutong.com 五月二十五是什么星座hcv9jop3ns0r.cn 什么是音色hcv9jop2ns9r.cn
脸颊长痘痘什么原因hcv9jop3ns7r.cn 什么样的阳光填形容词hcv8jop8ns8r.cn 什么人容易得精神病hcv9jop7ns2r.cn 什么是高脂肪食物hcv8jop0ns3r.cn 精液有血是什么原因hcv7jop9ns3r.cn
君子兰叶子发黄是什么原因hcv8jop6ns3r.cn 射手座是什么星座hcv8jop7ns9r.cn 五味子是什么味道hcv8jop3ns1r.cn 中午吃什么减肥hcv8jop0ns7r.cn 睚眦什么意思hcv8jop0ns1r.cn
手麻吃什么药最好hcv8jop6ns6r.cn 抽血挂什么科hcv8jop6ns0r.cn upc码是什么意思hcv8jop9ns8r.cn cua是什么意思hcv8jop1ns3r.cn 秋葵与什么食物相克hcv8jop7ns0r.cn
百度